0 Mėgstami
0Krepšelis

A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof

84,68 
84,68 
2025-07-31 84.6800 InStock
Nemokamas pristatymas į paštomatus per 13-17 darbo dienų užsakymams nuo 19,00 

Knygos aprašymas

This monograph is based on the third author's lectures on computer architecture, given in the summer semester 2013 at Saarland University, Germany. It contains a gate level construction of a multi-core machine with pipelined MIPS processor cores and a sequentially consistent shared memory. The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future. Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.

Informacija

Autorius: Mikhail Kovalev, Wolfgang J. Paul, Silvia M. Müller,
Leidėjas: Springer Nature Switzerland
Išleidimo metai: 2014
Knygos puslapių skaičius: 364
ISBN-10: 3319139053
ISBN-13: 9783319139050
Formatas: Knyga minkštu viršeliu
Kalba: Anglų
Žanras: Network hardware

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof“

Būtina įvertinti prekę

Goodreads reviews for „A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof“