0 Mėgstami
0Krepšelis

Low Power and High Performance Array Multiplier: Design and Analysis

70,53 
70,53 
2025-07-31 70.5300 InStock
Nemokamas pristatymas į paštomatus per 16-20 darbo dienų užsakymams nuo 19,00 

Knygos aprašymas

Arithmetic circuits, like adders and multipliers, are one of the basic components in the design of communication circuits. In fact 8.72% of all instructions in a typical scientific program are multiplies. The multiplier is a fairly large block of a computing system. Multiplier is not only a high-delay block but also a significant source of power dissipation. That¿s why, if one also aims to minimize power consumption, it is of great interest to identify the techniques to be applied to reduce delay by using various delay optimizations. Array architecture is a popular technique to implement the multipliers due to its compact structure. In this book, six array multiplier circuits using different AND cells and XOR gates have been designed, simulated, analyzed and compared. This analysis should help shed some light on the low power and high throughput 2×2 array multiplier cells and should be especially useful for post graduate students and research scholars working in low power VLSI circuit design field.

Informacija

Autorius: Tripti Sharma, K. G. Sharma, B. P. Singh,
Leidėjas: LAP LAMBERT Academic Publishing
Išleidimo metai: 2011
Knygos puslapių skaičius: 68
ISBN-10: 3847310313
ISBN-13: 9783847310310
Formatas: Knyga minkštu viršeliu
Kalba: Anglų
Žanras: Electronics and communications engineering

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „Low Power and High Performance Array Multiplier: Design and Analysis“

Būtina įvertinti prekę

Goodreads reviews for „Low Power and High Performance Array Multiplier: Design and Analysis“