0 Mėgstami
0Krepšelis

Tradeoffs Involved in Design of SRAMs

84,92 
84,92 
2025-07-31 84.9200 InStock
Nemokamas pristatymas į paštomatus per 16-20 darbo dienų užsakymams nuo 19,00 

Knygos aprašymas

Revision with unchanged content. This theses addresses the various tradeoffs involved when designing SRAM's. Each component of the SRAM is looked at in detail and various tradeoffs explored. The key to low power operation in the SRAM data path is to reduce the signal swing on the high capacitance nodes like the bitlines and the data lines. A unique resetting scheme for the row decoders has been proposed. Using this technique the word line pulse width can be minimized and the signal swings on the bitlines reduced. Finally a 4Kb prototype SRAM has been designed and verified. This design incorporates some of the circuit techniques used to reduce power dissipation and delay. Experimental data has been provided which shows the effectiveness of using the resetting scheme for the row decoders. The book is addressed to professionals and students in the semi-conductor industry and especially those in circuit design. It is also directed towards researchers in memory cell design and memory architecture design.

Informacija

Autorius: Indraneel Kelkar
Leidėjas: AV Akademikerverlag
Išleidimo metai: 2012
Knygos puslapių skaičius: 136
ISBN-10: 3639422252
ISBN-13: 9783639422252
Formatas: Knyga minkštu viršeliu
Kalba: Anglų
Žanras: Email: consumer / user guides

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „Tradeoffs Involved in Design of SRAMs“

Būtina įvertinti prekę

Goodreads reviews for „Tradeoffs Involved in Design of SRAMs“